

| J | ОР    | address<br>26 |  |
|---|-------|---------------|--|
|   | e. 9. | j             |  |

## Today

- more on conditional braches
- (immediate) versions
- signed vs unsigned
- Memory
- SPIM

one \$17,\$18, Exit1 add \$19,\$20,\$21

Exit 1 °.

# bne branch if not agual.

# bne has different op code than beg

## Other conditional branches?

$$a \le b$$
 bgt  $bge$  ?  $a \ge b$  blt .

## "Set less than"

Assigns 
$$$50 = {0, if $51 < $52}$$

| How to s      | express ine | qualities          | using |
|---------------|-------------|--------------------|-------|
| $a \leq b$    | )<br>b (=>) | b< a               |       |
| a > 1         |             | b< 9               |       |
| $\alpha \geq$ | b (=>       | $\overline{a < b}$ |       |

| Desired        | Required                           |  |
|----------------|------------------------------------|--|
| bit a, b, Exit | sit c, a, b<br>bne c, \$zero, Exit |  |
| ble a, b, Exit | sit c,b, a<br>beg c, \$zero, Exit  |  |
| bgt a, b, Exit | sit c, b, a bne c, \$tero, Exit    |  |
| bge a, b, Exit | sit c, a, b<br>beg c, ftero, Exit  |  |
|                | registers .eg. \$50,\$51,\$to      |  |

You can use "pseudo instructions" such as bit, ble, ... when you program. The assembler (SPIM) Converts these to Suitable real MIPS instructions.

MIPS assembly language blt \$50,\$51, Exit J assembler MIPS machine

sit \$t0, \$50, \$51
bne \$t0, \$zero, Exit

Why was MIPS designed this way? It turns out that the benefits of having fewer instructions available (the "instruction set") the overall (costs) out weigh of having more instructions in each program,

RISC - reduced instruction set computer

- conditional braches
- (immediate) versions
- signed vs unsigned

$$# f = h + (-13)$$



# if 
$$(i < 3)$$
#  $f = g + h$ 

siti \$to, \$56, 3 beg \$to, \$zero, Exit1 add \$50, \$51, \$52

Exit 1:



Q: What is the key difference?

A: The overflow conditions.

Recall Exercises 2 Q 11.

e.g. Ol \_\_\_\_\_ signed: overflow unsigned: not overflow overflow

add addu sub sub y slt slt u

I addi addiu

subi subius dent
exist

SIti sItiu

addi \$50, \$51, 
$$-357$$

$$[-2^{15}, 2^{15}-1]$$

addiu \$50, \$51, \$0000

[0, 216-1]

Signed vs. unsigned applies to registers too!

Example

Let 
$$\begin{cases} $50 \\ $51 \end{cases}$$

Then  $51t $t0,$50,$51  $\Rightarrow 5t0 = 0$ 
 $51tu $t0,$50,$51  $\Rightarrow 5t0 = 1$$$ 

siti \$50, \$51, -29241sitiu \$50, \$51, 50000 (also 2xist)





## Manipulating Bits How to put some 32-bit pattern eg. Ox3761fa93 into a register? lui \$5.0, Ox3761 ori \$50,\$50, Oxfa93

rt

٧S

09

imme diate



| lui | \$ so, Ox322 b  | 0x32260000       |
|-----|-----------------|------------------|
| sr  | \$ so, \$ so, 4 | 0x03226000       |
| sr! | \$50, \$50, 24  | 0x00000003       |
| SII | \$50, \$50,     | 0 x 00 00 00 0 6 |
| SII | \$50, \$50,     | 0 x 0000000 C    |
| sll | \$50, \$50,     | 0 x 00000018     |
|     |                 | \                |

Let's take a
break from
MIPS instructions

